Espressif Systems /ESP32-S3 /SPI0 /INT_CLR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_CLR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (TOTAL_TRANS_END_INT_CLR)TOTAL_TRANS_END_INT_CLR 0 (ECC_ERR_INT_CLR)ECC_ERR_INT_CLR

Description

SPI1 interrupt clear register

Fields

TOTAL_TRANS_END_INT_CLR

The clear bit for SPI_MEM_TOTAL_TRANS_END_INT interrupt.

ECC_ERR_INT_CLR

The clear bit for SPI_MEM_ECC_ERR_INT interrupt. SPI_MEM_ECC_ERR_ADDR and SPI_MEM_ECC_ERR_CNT will be cleared by the pulse of this bit.

Links

() ()